n-Blocks ## **CPUs** n-Blocks CPUs | | <b>.</b> | _ | - 6 | <u> </u> | | nts | |----|----------|---|-----|----------|-----|-------| | 12 | n | 0 | OT. | | nto | ntc | | ıa | v | Œ | VI. | LU | HLC | 11145 | | CPUS | · · · · · · · · · · · · · · · · · · · | 1 | |---------------|---------------------------------------|---| | <b>U. U U</b> | | - | | | | | | | | | n-Blocks CPUs ## **CPUs** Compiling a diagram for different microcontrollers To automate the build process and use a different target n-Block/processor, call one of the **[tested]** batch files - LPC1768.cmd (n-Bed) - LPC11u35.cmd (n-DAP) - L151.cmd (n-L15 old) - L152RE.cmd (n-L15, n-CPU48) - L432KC.cmd (n-LP) - L476RG.cmd (n-CPU48 with STM32L476RG) - F401.cmd (n-CPU48 with STM32F401R) - nRF52.cmd (n-BLE) ## **IMPORTANT NOTICE - PLEASE READ CAREFULLY** Nimbus Centre reserve the right to make changes, corrections, enhancements, modifications, and improvements to Nimbus Centre products and/or to this document at any time without notice. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. **Address:** Cork Institute of Technology Campus, Bishopstown, Cork Phone: (021) 433 5560 © 2019 Nimbus Centre - All rights reserved CPUs 1/1